## Layout Problems

- 1. Consider the design of a CMOS compound OR-AND-INVERT gate computing  $f = \frac{1}{2}$ 
  - $\overline{(a+b).c}$ 
    - a. sketch a transistor-level schematic
    - b. sketch a stick diagram
    - c. estimate the area from the stick diagram
    - d. Draw the layout using unit-sized transistors
    - e. compare the layout size to the estimated area
- 2. Consider the design of a CMOS compound OR-OR-AND-INVERT gate computing f =
  - $\overline{(a+b).(c+d)}$ 
    - a. sketch a transistor-level schematic
    - b. sketch a stick diagram
    - c. estimate the area from the stick diagram
    - d. Draw the layout using unit-sized transistors
    - e. compare the layout size to the estimated area
- 3. A carry lookahead adder computes G=G3+P3(G2+P2(G1+P1G0)). Consider designing a compound gate to compute G.
  - a. sketch a transistor-level schematic
  - b. sketch a stick diagram
  - c. estimate the area from the stick diagram
- 4. For the following schematic
  - a. What function does it implement
  - b. Sketch a stick diagram
  - c. estimate the area from the stick diagram
  - d. Draw the layout using unit-sized transistors
  - e. compare the layout size to the estimated area



- 5. For the layout shown in figure::
  - a. What structure does it represent
  - b. Calculate the minimum width and length of the layout



6. Sketch the cross-sectional views of the layouts shown in Figure at the indicated locations



7. Sketch the schematic corresponding to the layout seen below. Label all four terminals of the MOSFET in your schematic and comment on how the body of the MOSFET is tied to ground. Which terminal, of the MOSFET, would you label the drain and which would you label the source? Why?



Figure A5.1 Sketching a schematic from a layout.

8. Sketch the corresponding schematic for the following layout. Make sure the body connections of the MOSFETs are clearly seen in your schematic.





9. The straight forward CMOS implementation of the XOR gate  $(f = a \oplus b)$  employs inverter gates to implement  $\overline{a}$  and  $\overline{b}$ . The following realization of the XOR gate eliminates the need to such inverters and results in a reduced area gate.

$$f = \overline{ab + \overline{a}\overline{b}} = \overline{ab + \overline{(a+b)}}$$

- a. sketch a transistor-level schematic fot the straight forward CMOS implementation of XOR ( $f = a\overline{b} + \overline{a}b$ ), and the previous realization
- b. sketch a stick diagram for both XOR realizations
- c. Draw an optimized layout for both XOR realizations using unit-sized transistors
- 10. You need to pactice solving previous VLSI exams for years 2008-2012.