

## Alexandria University Faculty of Engineering

Electrical Engineering Department

**EE431: Digital Integrated Circuits** *Sheet 5: Sequential MOS Logic Circuits* 

1) Consider the monostable multi-vibrator circuit drawn in Figure 1. Calculate the output pulse width.



2) Shown in Figure 2 is an NMOS Schmitt trigger. Draw the voltage transfer characteristic. Include values for all important points on the graph. Use the parameters in Problem 1 and  $\lambda = 0$ . W/L ratios for the transistors are given below.

|     | M1 | M2  | M3 | M4 |
|-----|----|-----|----|----|
| W/L | 1  | 0.5 | 10 | 1  |



3) Design a circuit to implement the truth table shown in Figure 3. A gate-level design is sufficient.





4) The circuit you have designed in Problem 3 is embedded in the larger circuit shown in Figure 4. Complete the timing diagram for the output.



Figure 4

5) The voltage waveforms shown below (in Figure 5) are applied to the NMOS JK master-slave flip-flop shown in Figure 6. With the flip-flop initially reset, show the resulting waveforms at nodes  $Q_m$  (master flip-flop output) and  $Q_s$ . (slave flip-flop output).



Figure 5



Figure 6